

# Bangladesh University of Engineering and Technology

Course No: CSE 404

Course Title: Digital System Design Sessional

A Report on 4-bit PC

Date of Submission: August 4, 2018

# **Submitted By:**

Tahrina Tasnim Misha (1405100)

Nahiyaan Uddin (1405102)

Salsabil Arabi Shushmi (1405108)

Mirajul Islam (1405119)

Rajan Shrestha (1405121)

Saurav Gupta (1405122)

#### **Introduction:**

For 4-bit pc assignment we have to implement 25 instructions.

According to our 25 instructions the 4-bit PC has

- -In Port
- -Program Counter(PC),
- -Memory address register(MAR)
- Memory
- Memory Data Register(MDR)
- Instruction Register(IR)
- -Controller sequencer(CON)
- Accumulator(ACC)
- Arithmetic logic unit(ALU)
- -Flag
- -Temp reg
- -B reg
- -Stack pointer(SP)
- -Output reg(OUT)
- -Display

The Address bus is of 8-bit

The Data is 4-bit

We need several clock cycles and maximum 11 T-cycles for an instruction.

We need 40 signal pins on a whole.

#### **Instruction set:**

#### Instruction Description

1. STA address Memory[address] ← Acc

2. MOV Acc, B  $Acc \leftarrow B$ 3. MOV B, Acc  $B \leftarrow Acc$ 

4. ADC B  $Acc \leftarrow Acc + B + Carry$ 

5. SUB B  $Acc \leftarrow Acc - B$ 

6. SBB address Acc ← Acc - Memory[address] - Carry

7. SBB Immediate Acc ← Acc - Immediate - Carry

8. IN Acc ← Input\_port9. OUT Output \_port ← Acc

10. PUSH Pushes the content of the Accumulator to the Stack

11. POP Pops off top element of stack to Accumulator

12. AND B  $Acc \leftarrow Acc.B$ 

13. OR address Acc ← Acc | Memory[address]

14. OR Immediate Acc ← Acc | Immediate

15. XOR address Acc ← Acc Memory[address]

16. CMP B Accumulator will be unchanged. Set flags according to (Acc - B)

17. SHL  $Acc \leftarrow Acc << 1$ , Carry  $\leftarrow Acc$  [MSB], Acc [LSB]  $\leftarrow 0$ 

18. ROR  $Acc \leftarrow Acc >> 1$ ,  $Carry \leftarrow Acc [LSB]$ ,  $Acc [MSB] \leftarrow Acc [LSB]$ 

19. JMP address Jumps to the address

20. JNC address Jumps to the address if Carry flag is not set

21. JG address Jump if greater22. JL address Jump if less

23. CMC Complements the Carry flag

24. CLC Clears the Carry flag

25. HLT Halts execution

# Block Diagram:



Fig: block diagram of 4-bit PC

# **Explanation of Blocks:**

## **Input Register:**

-Control Pin: E\_IN

- -4 bit register
- -Used to take input from user and then store it in a buffer.
- -When E\_IN becomes high, the output of this register is sent to bus (W0-W3).

#### **Program Counter:**

-Control Pin: CP, L\_PC, E\_PC

- -8 bit register
- -Contains the address pointer value of the current instruction.
- -After each instruction cycle it points to the next instruction in memory.
- -For jump we need to load address to PC. This is also done by interacting with bus (W0-W7).
- The L\_PC control pin is used to load the address of the instruction to PC.
- PC register passes its output to the bus, when E\_PC is high.
- -CP control pin is used to increment the PC to fetch the next instruction.

## **Memory Address Register:**

- -Control Pin: L\_Mem
- -8-bit register
- -It takes 8-bit address as input from PC
- -When L\_Mem is high, address is loaded to MAR through W-bus.

### **Memory:**

-Control Pin: W, R

Memory has two parts: RAM and Boot Loader.

#### RAM:

- -RAM has following input lines, Mem0-Mem7, these lines connect RAM and MAR. These lines are used to provide address to RAM. And, bidirectional data line, RM0-RM7 -These lines connect MDR and RAM, using these lines either data is fed into RAM using the W signal, or Data is read from RAM using the R signal.
- -To write content to RAM at a particular address, we must point at the interested address of RAM using MAR, we provide data in RM0-RM7 lines via MDR, then we control W signal to write the data.
- -To read content from RAM at a particular address, we point that address using MAR, then we control the R signal to read content from RAM, later on this data is sent to MDR.

#### **Boot loader:**

- -Boot loader resides inside the MEMORY module. It is responsible for loading program data from a ROM to RAM during boot period.
- -Boot loader is consisted of two ROMs, and two counters. One of the ROMs contains the instructions and data and a special sentinel value FF, which is used to terminate the boot-loading process.
- -The second ROM contains control words to drive the boot-loading process.
- -Using one counter, we provide same address to both the program ROM and RAM, so that content in ROM at a particular address can be sent to that exact address in RAM.
- -Using the second counter, we drive the boot control ROM.

#### **Memory Data Register:**

The Control Pin: L\_MDR\_RAM, L\_MDR\_BUS, E\_MDR \_RAM, E\_MDR \_BUS.

- -8-bit register
- RM0-RM7 is used to read from or write into memory through data line.
- -When L\_MDR\_RAM is HIGH, data is loaded to MDR from RAM. This is used to read data from RAM.
- -When L\_MDR\_BUS is HIGH, data is loaded to MDR from the BUS.
- -When E MDR BUS is HIGH, data from the MDR is sent to BUS via W0-W7.
- -When E\_MDR \_RAM is HIGH, data from the MDR is sent to RAM via RM0-RM7.

#### **Instruction Register:**

Control Pin: L IR

- -When L IR is HIGH, IR can load content from MDR via W0-W7 line.
- -Instruction Register is an 8-bit register.
- -During Fetch cycle, IR is loaded with 8-bit op-code of an instruction through W-bus (W0-W7 line) from MDR. Our 4-bit PC can execute 25 Instructions, so we only need 5 bits. IR register then sends the least significant 5 bits of the op-code to Control register using the CON0-C0N4 line.

## **Controller-Sequencer:**

Generates the control word for each micro instructions.

It has two kinds of ROMs. They are:

- 1. Address ROM
- 2. Control ROMs
- -The address ROM contains a list of starting address of the execution cycle of each macro instructions.
- -We need only 5 bits because our 4-bit PC can execute 25 macro-instruction, so we need only 5 bits (2^5=32) to index all the macro instructions.
- -According to these 5 op-code bits, starting address of the execution cycle of a particular micro instruction is generated.
- -Our control ROMs consist of five cascading ROMs, because our control word is 40-bit length. The outputs of these ROMs are our control word for a particular micro instruction.
- -The zero index refers to the first microinstruction of fetch cycle and corresponding control word is generated by the control ROMs.

- -The control word for second, third and fourth micro instructions of fetch cycle are generated in the same way.
- -When LOAD signal is active, our address ROM loads op-code from Instruction Register. On the next clock cycle, the counter starts counting from the address generated by address ROM which refers to the index first micro instruction of the execution cycle of that macro operation.
- -We need to mark the end of a macro instruction. At the last micro instruction of each macro operation, we set a special RESET signal to 1. When this RESET signal is active, the counter resets to 0 which refers to the index of the first micro instruction of fetch cycle and the process continues.

#### **Accumulator Register:**

Control Pin: E\_ACC, L\_ACC, AS0, AS1

- -4-bit register that can load data from bus or send data to bus using W0-W3 line. It also passes data to Arithmetic Logic Unit (ALU) through A0-A3 line to perform different arithmetic and logic operations.
- -When E ACC is HIGH, the data of Accumulator register is sent to W-bus.
- -When L\_ACC is low, Accumulator register loads data from W-bus.
- -AS0 and AS1 are used to shift the content of Accumulator register.
- -When both AS0 and AS1 are high, Accumulator contents are unchanged. This is why we need to set these two control pins every time we need to load data into accumulator.
- -When AS0 is high and AS1 is low, Accumulator contents are shifted right.
- When AS0 is low and AS1 is high, Accumulator contents are shifted left.
- -CACC is used to store the CARRY.

#### **Arithmetic Logic Unit:**

Control Pin: L\_FLAG, E\_ALU, M, S0, S1, S2, S3, CIN0, CIN1

ALU takes data from Accumulator register through A0-A3 line and from Temp Register through T0-T3 line and performs various arithmetic and logic operations.

ALU uses five control bits M, S0, S1, S2 and S3 to do various operations on word A and word B.

Data inputs for ALU come from Accumulator register (ACC) and Temp register (TEMP).

The function table is given in the next page.

- -Arithmetic operations like ADD, ADC, SUB, SBB require us to put different values in CN bit of the ALU.
- -In an ADD operation, we need to put 0 in CN pin.
- -In an ADC operation, we need to put carry flag in CN pin.
- -In a SUB operation we need to put 1 in CN.
- -In a SBB operation we need to put the invert of carry flag in CN pin.
- -To ensure these, we introduce two pins CIN0 and CIN1 to control the content of CN bit of ALU.

The combination is given below:

| CIN1 | CIN0 | CN                               | Operation |
|------|------|----------------------------------|-----------|
| 0    | 0    | 0                                | ADD       |
| 0    | 1    | Carry Flag (CF)                  | ADC       |
| 1    | 0    | 1                                | SUB       |
| 1    | 1    | Invert of Carry Flag<br>(CF_BAR) | SBB       |

- -We store the carry flag (CF), zero flag (ZF), sign flag (SF) and overflow flag (OF) in a register.
- -Carry, sign and zero flag can be found from ALU.
- -For overflow flag (OF) we use a simple logic which is, when two positive numbers are added and the result is negative or when two negative numbers are added and the result is positive, overflow occurs.

|            |    | Select<br>uts |    | Acti                               | ve LOW Operands<br>& F <sub>n</sub> Outputs | Acti                               | ve HIGH Operands<br>& F <sub>n</sub> Outputs |
|------------|----|---------------|----|------------------------------------|---------------------------------------------|------------------------------------|----------------------------------------------|
|            |    |               |    | Logic                              | Arithmetic<br>(Note 2)                      | Logic                              | Arithmetic (Note 2)                          |
| <b>S</b> 3 | S2 | S1            | S0 | (M = H)                            | $(M = L) (C_n = L)$                         | (M = H)                            | $(M = L) (C_n = H)$                          |
| L          | L  | L             | L  | Ā                                  | A minus 1                                   | Ā                                  | Α                                            |
| L          | L  | L             | H  | AB                                 | AB minus 1                                  | $\overline{A} + \overline{B}$      | A + B                                        |
| L          | L  | Н             | L  | $\overline{A} + \overline{B}$      | AB minus 1                                  | A B                                | $A + \overline{B}$                           |
| L          | L  | H             | H  | Logic 1                            | minus 1                                     | Logic 0                            | minus 1                                      |
| L          | H  | L             | L  | $\overline{A} + \overline{B}$      | A plus $(A + \overline{B})$                 | AB                                 | A plus AB                                    |
| L          | Н  | L             | Н  | B                                  | AB plus $(A + \overline{B})$                | B                                  | $(A + B)$ plus $A\overline{B}$               |
| L          | Н  | Н             | L  | $\overline{A} \oplus \overline{B}$ | A minus B minus 1                           | A ⊕ B                              | A minus B minus 1                            |
| L          | Н  | Н             | Н  | $A + \overline{B}$                 | $A + \overline{B}$                          | AB                                 | AB minus 1                                   |
| Н          | L  | L             | L  | ĀB                                 | A plus $(A + B)$                            | A + B                              | A plus AB                                    |
| Н          | L  | L             | H  | A⊕B                                | A plus B                                    | $\overline{A} \oplus \overline{B}$ | A plus B                                     |
| Н          | L  | Н             | L  | В                                  | $\overline{AB}$ plus $(A + B)$              | В                                  | $(A + \overline{B})$ plus AB                 |
| Н          | L  | Н             | H  | A + B                              | A + B                                       | AB                                 | AB minus 1                                   |
| Н          | Н  | L             | L  | Logic 0                            | A plus A (Note 1)                           | Logic 1                            | A plus A (Note 1)                            |
| Н          | Н  | L             | Н  | AB                                 | AB plus A                                   | $A + \overline{B}$                 | (A + B) plus A                               |
| Н          | Н  | Н             | L  | AB                                 | AB minus A                                  | A + B                              | $(A + \overline{B})$ plus A                  |
| Н          | H  | Н             | Н  | Α                                  | Α                                           | A                                  | A minus 1                                    |

# **Temporary Register:**

Control Pin: L\_TEMP

- -8-bit register to store 4-bit data for our instructions
- -This register can load data from W-bus using W0-W3 line.
- -It sends data to Arithmetic Logic Unit (ALU) through T0-T3 line continuously to perform different arithmetic and logic operations.
- -When L\_TEMP is HIGH, Temp register loads data from W-bus.

#### **B** Register:

Associated Control Pin: L\_B, E\_B

- 4-bit register that can load data from W-bus or send data to W-bus using W0-W3 line.
- -When E B is HIGH, the data of B register is sent to W-bus.
- -When L\_B is HIGH, B register loads data from W-bus.

#### **Stack Pointer:**

Control Pin: E SP, INC SP, DEC SP

- -It is an 8-bit register that stores the address of the last program request in a stack.
- -Initially, the Stack Pointer points to FF-the last memory location.
- -For push operation, SP is first decremented and then loaded to MAR so that data can be written in that location.
- -If a POP operation is done, SP is loaded to MAR so that data in that address can be read and after that value of SP is incremented.
- -When E\_SP is HIGH, the contents of Stack Pointer (SP) is sent to bus through W0-W7 line.
- -When INC\_SP is HIGH, the value of SP is incremented.
- -When DEC SP is HIGH, the value of SP is decremented.

# **Output Register:**

-Control Pin: L OUT

-It is 4-bit register that can load data from W-bus through W0-W3 line to show the result of different operations.

When L\_OUT is HIGH, OUT register loads data from W-bus.

# **Circuit Diagrams:**





# IN



PC Activate Windo



Activate Windo Go to Settings to act







IR

Activate Windo



CONTROLLER







**TEMP** 

Activate Windows Go to Settings to activate Win



В

Activate Windows Go to Settings to activate Wi





# **OUT**

Activate Windows Go to Settings to activate Wind

# **Explanation of all instructions:**

|                        | Total        | T-    |                                                  |                                                 | CR<br>O          | CR<br>O | CR<br>O | CR      | CR<br>O |    |
|------------------------|--------------|-------|--------------------------------------------------|-------------------------------------------------|------------------|---------|---------|---------|---------|----|
| Description            | T-<br>States | State | Micro-Operation                                  | Active                                          | M<br>0           | M<br>1  | M<br>2  | O<br>M3 | M<br>4  |    |
|                        |              | T1    | MAR ← PC                                         | L_MEM, E_PC                                     | 10               | 18      | ff      | df      | 0       |    |
| Fetch                  | 4            | T2    | PC← PC+1, $MDR ← RAM[MAR]$                       | CP, L_MDR_RAM, R,                               | 10               | 18      | ff      | ce      | 98      |    |
|                        |              | T3    | IR ← MDR                                         | E_MDR_BUS, L_IR                                 | 10               | 18      | ff      | 9b      | с8      |    |
|                        |              | T4    | LOAD from IR                                     | LOAD                                            | 10               |         | ff      | df      | ca      |    |
|                        |              | T5    | MAR ← PC                                         | L_MEM, E_PC                                     | 10               | 18      | ff      | df      | 0       |    |
| ACC ←                  |              | Т6    | $PC \leftarrow PC+1$ , $MDR \leftarrow RAM[MAR]$ | CP, L_MDR_RAM, R                                | 10               | 18      | _       | ce      | 98      |    |
| RAM[address]           | 9            | T7    | MAR ← MDR                                        | L_MEM, E_MDR_BUS,                               | 10               | 18      |         | db      | 8       |    |
|                        |              | T8    | MDR ← RAM[MAR]                                   | L_MDR_RAM, R                                    | 10               | 18      | ff      | ce      | 88      |    |
|                        |              | Т9    | ACC ← MDR                                        | L_ACC, E_MDR_BUS, AS0,<br>AS1, RESET            | 70               | 18      | fe      | db      | с9      |    |
| Halts execution        | 5            | T5    | HALT                                             | HLT                                             | 90               | 18      | ff      | df      | c8      |    |
| ACC ← input_port       | 5            | T5    | ACC ← input_port                                 | L_ACC, ASO, AS1, E_IN, RESET                    | 70               | 18      | fe      | 5f      | с9      |    |
|                        |              | T5    | $MAR \leftarrow PC$                              | L_MEM, E_PC                                     | 10               | 18      | ff      | df      | 0       |    |
|                        |              |       | Т6                                               | $PC\leftarrow PC+1$ , $MDR \leftarrow RAM[MAR]$ | CP, L_MDR_RAM, R | 10      | 18      | ff      | ce      | 98 |
|                        |              | T7    | $MAR \leftarrow MDR$                             | L_MEM, E_MDR_BUS,                               | 10               | 18      | ff      | db      | 8       |    |
| RAM[address]  ← ACC    | 12           | Т8    | $MDR \leftarrow ACC$                             | L_MDR_RAM, E_ACC,<br>E_MDR_BUS,                 | 10               | 18      | fd      | ef      | 88      |    |
|                        |              | Т9    |                                                  | E_MDR_RAM,                                      | 10               | 18      | ff      | d7      | 88      |    |
|                        |              | T10   | RAM[MAR] ← MDR                                   | W, E_MDR_RAM,                                   | 10               | 18      | ff      | d5      | 88      |    |
|                        |              | T11   | MAMINIAN] ( MIDIC                                | E_MDR_RAM,                                      | 10               | 18      | ff      | d7      | 88      |    |
|                        |              | T12   |                                                  | R, RESET,                                       | 10               | 18      | ff      | de      | 89      |    |
| output_port<br>← ACC   | 5            | T5    | output_port ← ACC                                | L_OUT, E_ACC, RESET                             | 10               | 18      | ed      | df      | с9      |    |
| $B \leftarrow ACC$     | 5            | T5    | B ← ACC                                          | L_B, E_ACC, RESET                               |                  | 18      |         | df      | c9      |    |
| ACC ← B                | 5            | T5    | ACC ← B                                          | L_ACC, ASO, AS1, E_B, RESET                     |                  | 18      | _       | df      | c9      |    |
|                        |              | T5    | MAR ← PC                                         | L_MEM, E_PC,                                    | 10               | 18      | ff      | df      | 0       |    |
| ACC ← immediate        | 7            | Т6    | $PC\leftarrow PC+1$ , $MDR \leftarrow RAM[MAR]$  | CP, L_MDR_RAM, R,                               | 10               | 18      | ff      | ce      | 98      |    |
| iiiiiiediate           |              | Т7    | $ACC \leftarrow MDR$                             | L_ACC, AS0, AS1,<br>E_MDR_BUS, RESET            | 70               | 18      | fe      | db      | с9      |    |
| NOP                    | 5            | T5    | NOP                                              | RESET                                           | 10               | 18      | ff      | df      | с9      |    |
| Jump to the            |              | T5    | MAR ← PC                                         | L_MEM, E_PC,                                    | 10               | 18      | ff      | df      | 0       |    |
|                        | 8            | Т6    | $PC \leftarrow PC+1$ , $MDR \leftarrow RAM[MAR]$ | CP, L_MDR_RAM, R,                               | 10               | 18      | ff      | ce      | 98      |    |
| address                |              | T7    | DC / MDD                                         | LP, E_MDR_BUS                                   | 10               | 18      | ff      | db      | СС      |    |
|                        |              | T8    | PC ← MDR                                         | CP, LP, RESET                                   | 10               | 18      | ff      | df      | dd      |    |
| $ACC \leftarrow ACC +$ | 7            | T5    | $TEMP \leftarrow B$                              | L_TEMP, E_B, S3, S0                             | 14               | 98      | b7      | df      | c8      |    |
| В                      | <b>'</b>     | T6    | $ACC \leftarrow ACC + TEMP$                      | S3, S0                                          | 14               | 98      | ff      | df      | с8      |    |

|                       |    |       |                                  | L_ACC, ASO, AS1, E_ALU, S3,  |              |    |       |          |    |
|-----------------------|----|-------|----------------------------------|------------------------------|--------------|----|-------|----------|----|
|                       |    | T7    |                                  | SO, L_FLAG, RESET            | 64           | 90 | fe    | df       | c9 |
|                       |    | T5    | TEMP ← B                         | L_TEMP, E_B, S3, S0, CIN0    | 14           | b8 | b7    | df       | c8 |
| ACC ← ACC +           | _  | T6    |                                  | S3, S0, CIN0                 | _            | b8 | _     | df       | с8 |
| B + C                 | 7  |       | $ACC \leftarrow ACC + TEMP + C$  | L ACC, ASO, AS1, E ALU, S3,  |              |    |       |          |    |
|                       |    | T7    |                                  | S0, CINO, L_FLAG, RESET      | 64           | b0 | fe    | df       | с9 |
|                       |    | T5    | TEMP ← B                         | L_TEMP, E_B, S2, S1, CIN1    | 13           | _  | b7    | df       | c8 |
|                       | _  | T6    | -                                | S2, S1, CIN1                 | 13           | 58 |       | df       | с8 |
| ACC ← ACC - B         | 7  |       | ACC ← ACC - TEMP                 | L_ACC, ASO, AS1, E_ALU, S2,  |              |    |       |          |    |
|                       |    | T7    |                                  | S1, CIN1, L_FLAG, RESET      | 63           | 50 | fe    | df       | с9 |
|                       |    |       |                                  | L_TEMP, E_B, S2, S1, CIN1,   |              |    |       |          |    |
|                       |    | T5    | TEMP ← B                         | CINO                         | 13           | 78 | b7    | df       | c8 |
| ACC ← ACC - B         | _  | T6    |                                  | S2, S1, CIN1, CIN0           | 13           | 78 | ff    | df       | c8 |
| - BO                  | 7  |       |                                  | L_ACC, ASO, AS1, E_ALU, S2,  |              |    |       |          |    |
|                       |    | T7    | $ACC \leftarrow ACC - TEMP - BO$ | S1, CIN1, CIN0, L_FLAG,      |              |    |       |          |    |
|                       |    |       |                                  | RESET                        | 63           | 70 | fe    | df       | с9 |
|                       |    | T5    | MAR ← PC                         | L_MEM, E_PC,                 | 10           | 18 | ff    | df       | 0  |
|                       |    |       | PC← PC+1,                        |                              |              |    |       |          |    |
|                       |    | Т6    | $MDR \leftarrow RAM[MAR]$        | CP, L_MDR_RAM, R,            | 10           | 18 | ff    | ce       | 98 |
| ACC ← ACC +           | 9  | T7    | TEMP ← MDR                       | L_TEMP, E_MDR_BUS, S3, S0    | 14           | 98 | bf    | db       | с8 |
| immediate             |    | T8    |                                  | S3, S0                       | _            | 98 | ff    | df       | с8 |
|                       |    |       | ACC ← ACC + TEMP                 | L_ACC, ASO, AS1, E_ALU, S3,  |              |    |       |          |    |
|                       |    | Т9    |                                  | SO, L_FLAG, RESET            | 64           | 90 | fe    | df       | c9 |
|                       |    | T5    | MAR ← PC                         | L_MEM, E_PC,                 | 10           |    | _     | df       | 0  |
|                       |    |       | PC← PC+1,                        |                              |              |    |       |          |    |
|                       |    | T6    | $MDR \leftarrow RAM[MAR]$        | CP, L_MDR_RAM, R,            | 10           | 18 | ff    | ce       | 98 |
|                       |    | T7    | MAR ← MDR                        | L_MEM, E_MDR_BUS,            | 10           |    |       | db       | 8  |
| ACC ← ACC -           |    | T8    | MDR ← RAM[MAR]                   | L_MDR_RAM, R,                | _            | 18 | _     | ce       | 88 |
| RAM[address]          | 11 |       |                                  | L_TEMP, E_MDR_BUS, S2,       |              |    |       |          |    |
|                       |    | Т9    | $TEMP \leftarrow MDR$            | \$1, CIN1                    | 13           | 58 | bf    | db       | с8 |
|                       |    | T10   |                                  | S2, S1, CIN1                 | 13           | 58 |       | df       | c8 |
|                       |    |       | ACC ← ACC - TEMP                 | L_ACC, ASO, AS1, E_ALU, S2,  |              |    |       |          |    |
|                       |    | T11   |                                  | S1, CIN1, L_FLAG, RESET      | 63           | 50 | fe    | df       | с9 |
|                       |    | T5    | TEMP ← B                         | L_TEMP, E_B, S2, S1, CIN1    | 13           | _  | b7    | df       | с8 |
| ACC - B               | 7  | T6    |                                  | S2, S1, CIN1                 | 13           |    | _     | df       | с8 |
|                       | -  | T7    | ACC - TEMP                       | S2, S1, CIN1, L_FLAG, RESET  | 3            | 58 |       | df       | c9 |
|                       |    | T5    | TEMP ← B                         | L TEMP, E B                  | 10           | 18 |       | df       | c8 |
| ACC & B               | 6  | T6    | ACC & TEMP                       | L_FLAG, M, S3, S2, S1, RESET |              | 18 |       | df       | c9 |
|                       |    | T5    | TEMP ← B                         | L_TEMP, E_B                  | 10           | 18 |       | df       | c8 |
| ACC ← ACC &           | 6  |       |                                  | L ACC, ASO, AS1, E ALU, M,   |              |    |       | <u> </u> |    |
| В                     | Ū  | T6    | $ACC \leftarrow ACC \& TEMP$     | S3, S2, S1, RESET            | 7f           | 10 | fe    | df       | c9 |
|                       |    | T5    | MAR ← PC                         | L_MEM, E_PC,                 | 10           | 18 |       | df       | 0  |
| ACC ← ACC ⊕ immediate |    |       | PC← PC+1,                        |                              |              |    |       | a.       |    |
|                       | 8  | T6    | $MDR \leftarrow RAM[MAR]$        | CP, L_MDR_RAM, R,            | 10           | 18 | ff    | ce       | 98 |
|                       |    | T7    | TEMP ← MDR                       | L_TEMP, E_MDR_BUS            | 10           |    | _     | db       | c8 |
| caiate                |    | - ' ' |                                  | L ACC, ASO, AS1, E ALU, M,   | 10           | 10 | , , i | ub.      |    |
|                       |    | T8    | $ACC \leftarrow ACC \oplus TEMP$ | S3, S0, RESET                | 70           | 90 | fe    | df       | с9 |
|                       |    |       | SP ← SP - 1,                     | DEC_SP, L_MDR_RAM,           | , с          | 50 | 10    | uı       |    |
| $RAM[SP] \leftarrow$  | 10 | T5    | $MDR \leftarrow ACC$             | E_ACC, E_MDR_BUS,            | 10           | 19 | fd    | ef       | 88 |
| ACC                   |    | 10    | T6                               | MAR ← SP                     | L_MEM, E_SP, | _  | 18    |          | df |
|                       |    | 10    | IVIAIN \ JF                      | L_IVILIVI, L_JF,             | 10           | 10 | / 1   | uı       | J  |

|                         |      | T7                                               |                                                  | E_MDR_RAM,               | 10 | 18 | ff | d7 | 88 |
|-------------------------|------|--------------------------------------------------|--------------------------------------------------|--------------------------|----|----|----|----|----|
|                         |      | T8                                               | $RAM[MAR] \leftarrow MDR$                        | W, E_MDR_RAM,            | 10 | 18 | ff | d5 | 88 |
|                         |      | Т9                                               |                                                  | E_MDR_RAM,               | 10 | 18 | ff | d7 | 88 |
|                         |      | T10                                              |                                                  | R, RESET,                | 10 | 18 | ff | de | 89 |
|                         |      | T5                                               | $MAR \leftarrow SP$                              | L_MEM, E_SP,             | 10 | 18 | 7f | df | 8  |
| ACC ←                   | 7    | Т6                                               | $MDR \leftarrow RAM[MAR]$                        | L_MDR_RAM, R,            | 10 | 18 | ff | ce | 88 |
| RAM[SP]                 | ,    | T7                                               | $ACC \leftarrow MDR$ ,                           | L_ACC, AS0, AS1,         |    |    |    |    |    |
|                         |      | 17                                               | $SP \leftarrow SP + 1$                           | E_MDR_BUS, INC_SP, RESET | 70 | 1a | fe | db | c9 |
| ACC ← ACC <<            | 6    | T5                                               | ACC ← ACC << 1                                   | E_ACC                    | 10 | 18 | fd | df | c8 |
| 1                       | ь    | T6                                               | ACC \ ACC \\ I                                   | L_ACC, ASO, RESET        | 50 | 18 | fc | df | c9 |
| $ACC \leftarrow ACC >>$ | 6    | T5                                               | ACC ← ACC >> 1                                   | E_ACC                    | 10 | 18 | fd | df | c8 |
| 1                       |      | T6                                               | ACC (- ACC >> 1                                  | L_ACC, AS1, RESET        | 30 | 18 | fc | df | c9 |
|                         |      | T5                                               | $MAR \leftarrow PC$                              | L_MEM, E_PC,             | 10 | 18 | ff | df | 0  |
| Jump if carry           | 8    | Т6                                               | $PC \leftarrow PC+1$ , $MDR \leftarrow RAM[MAR]$ | CP, L_MDR_RAM, R,        | 10 | 18 | ff | ce | 98 |
|                         |      | T7                                               | PC ← MDR                                         | LP, E_MDR_BUS            | 10 | 18 | ff | db | Сс |
|                         |      | T8                                               | PC — IVIDR                                       | CP, LP, RESET            | 10 | 18 | ff | df | Dd |
|                         |      | T5                                               | $MAR \leftarrow PC$                              | L_MEM, E_PC,             | 10 | 18 | ff | df | 0  |
| Jump if equal 8         | 8 T6 | $PC \leftarrow PC+1$ , $MDR \leftarrow RAM[MAR]$ | CP, L_MDR_RAM, R,                                | 10                       | 18 | ff | ce | 98 |    |
|                         |      | T7                                               | PC ← MDR                                         | LP, E_MDR_BUS            | 10 | 18 | ff | db | Сс |
|                         |      | T8                                               | FC ← MIDK                                        | CP, LP, RESET            | 10 | 18 | ff | df | Dd |

# ICs used with count:

| IC name                                   |                                                                                                                                                                                                                                                                                                                                                                          |  |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4 bit D-type register with 3 state output | 14                                                                                                                                                                                                                                                                                                                                                                       |  |
| Octal 3 state buffer                      | 18                                                                                                                                                                                                                                                                                                                                                                       |  |
| Quad 2-input Multiplexer                  | 5                                                                                                                                                                                                                                                                                                                                                                        |  |
| Dual 4-input Multiplexer                  | 2                                                                                                                                                                                                                                                                                                                                                                        |  |
| 4 bit Arithmetic Logic Unit               | 1                                                                                                                                                                                                                                                                                                                                                                        |  |
| EPROM 32K (K * 8 bit)                     | 8                                                                                                                                                                                                                                                                                                                                                                        |  |
| 6116 CMOS Static RAM 16K (2K * 8 bit)     |                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4 bit binary up/down counter              |                                                                                                                                                                                                                                                                                                                                                                          |  |
| 8 bit Binary up/down counter              | 4                                                                                                                                                                                                                                                                                                                                                                        |  |
| 4LS04 Hex Inverter                        |                                                                                                                                                                                                                                                                                                                                                                          |  |
| Quad 2-input OR gate                      | 1                                                                                                                                                                                                                                                                                                                                                                        |  |
| 74LS08 Quad 2-input AND gate              |                                                                                                                                                                                                                                                                                                                                                                          |  |
| Tri 3-input AND gate                      | 1                                                                                                                                                                                                                                                                                                                                                                        |  |
| 4-input AND gate                          | 3                                                                                                                                                                                                                                                                                                                                                                        |  |
| Tri 3-input OR gate                       |                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                           | 4 bit D-type register with 3 state output  Octal 3 state buffer  Quad 2-input Multiplexer  Dual 4-input Multiplexer  4 bit Arithmetic Logic Unit  EPROM 32K (K * 8 bit)  CMOS Static RAM 16K (2K * 8 bit)  4 bit binary up/down counter  8 bit Binary up/down counter  Hex Inverter  Quad 2-input OR gate  Quad 2-input AND gate  Tri 3-input AND gate  4-input AND gate |  |

In total, 66 ICs are used. Many of the 74LS244 (buffer) ICs are used for debugging purpose. So, in the actual circuit the number of this IC would be much less.

### How to write and Execute a Program in this computer

#### Writing:

Writing a program for this computer can be done in two steps,

- i) Writing in mnemonics form of instructions.
- ii) Converting the mnemonic form to hex code. This is done by merging the hex opcode of the instruction and the hex value of the operand(address or immediate value, if exists)

Each instruction will become a hex value representing 1 or 2 bytes of information, given whether they use address or immediate value operands or not.

Next, we arrange the hex values in a BIN file line by line such that each line has a two digit hex code (1 byte).

Each program must be terminated with the HALT instruction which has the hex opcode F.

To denote the end of the program file, we use a special value of FF, we put this value at the last line of the program BIN file.

A sample program: LDA 03 MOV B,ACC 05 XOR B

OUT

Here LDA has opcode 00H, MOV B,ACC has opcode 04H, XOR B has opcode 13H, OUT has a opcode 03H.

So in Hex the program file will be:

00

02

05

13

03

We store these hex codes in a BIN file. We add, FF at the final line to denote end of FILE.

#### **Execution:**

We load this BIN file in the program ROM. When the PC starts, during the boot loader phase, each of these instructions from the program ROM is loaded into the RAM, afterwards during the fetch cycle, OP is fetched from the RAM and it is eventually sent to the instruction register and the execution phase starts

#### Discussion:

At first, starting the design was very difficult since we had minimum knowledge about it. Gradually by the passage of time, we could learn from mistakes and the process of designing became easier.

Designing the registers, program counter and stack pointer was easier. But, controller-sequencer and memory were quite difficult in this regards.

We faced problems while designing micro-operations for each instruction. Sometimes, we thought that particular operation could be done in single cycle, but performing them in one cycle resulted in failure. Such as, loading PC from TEMP or MDR took 2 cycles, but initially, we thought this could be done in one cycle. Writing data to an address of RAM requires 3 cycles normally. But when it is the last operation of an instruction, it takes 4 cycles since 3<sup>rd</sup> cycle of writing to RAM and RESET operation could not be done in a single cycle.

It was very difficult to understand the function of Boot\_Loader. After studying more about the process of loading user program into the RAM, it became clear and we could implement it.

We faced problem in stopping the clock when a HLT instruction is executed. Because, it was interfering with the boot loading process what we did initially. If we corrected the boot loading, then HLT was not stopping the clock. By some trial and error, we could come up with a solution.

Initially, the stack pointer was not getting set to FF rather it was getting decremented twice and set to FE. This problem was also fixed later on.

For easier debugging, we used lots of buffers in the circuit to see the current value of different components which were not actually needed in the PC circuit.

We also used 7-Segment HEX display for observing the value of control word and different registers.

We wrote a java code for converting the hex code for the address ROM, control ROM's into binary file. We provided the active pins for each cycle of an instruction and our program could generate the corresponding control word from it and converted them into a binary file that could be easily used into the simulation circuit.

We also wrote a java program. It could take input a set of instructions (user program) and generate corresponding hex code of that input user program and convert them into a binary file which was loaded into the RAM during boot loading.

At the end, designing a complete PC from scratch had a great influence to all of us. It made us realize how difficult it is to design a multi-purpose PC and helped to clear our concept about so many internal issues of PC designing.